Part Number Hot Search : 
2N700 2N700 58004 TPSMA22 00BZXC 00222830 LTC2229 BR20100
Product Description
Full Text Search
 

To Download HYB39S16800CT-8 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 16 MBit Synchronous DRAM
HYB 39S16400/800/160CT-8/-10
* High Performance:
-8 -10 100 10 7 12 8
Units MHz ns ns ns ns
fCK(MAX.) tCK3 tAC3 tCK2 tAC2
125 8 6 10 6
* Multiple Burst Read with Single Write Operation * Automatic and Controlled Precharge Command * Data Mask for Read/Write control * Dual Data Mask for byte control (x 16) * Auto Refresh (CBR) and Self Refresh * Suspend Mode and Power Down Mode * 4096 refresh cycles/64 ms * Random Column Address every CLK (1-N Rule) * Single 3.3 V 0.3 V Power Supply * LVTTL Interface * Plastic Packages: P-TSOPI-44 400mil width (x 4, x 8) P-TSOPII-50 400mil width (x 16 ) * -8 version for PC100 applications
* Fully Synchronous to Positive Clock Edge * 0 to 70 C operating temperature * Dual Banks controlled by A11 ( Bank Select) * Programmable CAS Latency: 2, 3 * Programmable Wrap Sequence: Sequential or Interleave * Programmable Burst Length: 1, 2, 4, 8 * Full page (optional) for sequencial wrap around
The HYB39S16400/800/160CT are dual bank Synchronous DRAM's based on SIEMENS 0.25 m process and organized as 2 banks x 2 MBit x 4, 2 banks x 1 MBit x 8 and 2 banks x 512 kbit x 16 respectively. These synchronous devices achieve high speed data transfer rates up to 125 MHz by employing a chip architecture that prefetches multiple bits and then synchronizes the output data to a system clock. The chip is fabricated with SIEMENS' advanced 16 MBit DRAM process technology. The device is designed to comply with all JEDEC standards set for synchronous DRAM products, both electrically and mechanically. All of the control, address, data input and output circuits are synchronized with the positive edge of an externally supplied clock. Operating the two memory banks in an interleaved fashion allows random access operation to occur at higher rate than is possible with standard DRAMs. A sequential and gapless data rate of up to 125 MHz is possible depending on burst length, CAS latency and speed grade of the device. Auto Refresh (CBR) and Self Refresh operation are supported. These devices operate with a single 3.3V 0.3V power supply and are available in TSOPII packages. These Synchronous DRAM devices are available with LV-TTL interfaces.
Semiconductor Group
1
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
Ordering Information Type LVTTL-Version HYB 39S16400CT-8 HYB 39S16400CT-10 HYB 39S16800CT-8 HYB 39S16800CT-10 HYB 39S16160CT-8 HYB 39S16160CT-10 on request on request on request on request on request on request P-TSOPII-44-1 400 mil P-TSOPII-44-1 400 mil P-TSOPII-44-1 400 mil P-TSOPII-44-1 400 mil P-TSOPII-50 400 mil P-TSOPII-50 400 mil 125 MHz 2B x 2 M x 4 SDRAM, PC100 2-2-2 100 MHz 2B x 2 M x 4 SDRAM, PC66 2-2-2 125 MHz 2B x 1 M x 8 SDRAM, PC100 2-2-2 100 MHz 2B x 1 M x 8 SDRAM, PC66 2-2-2 125 MHz 2B x 512k x 16 SDRAM 100 MHz 2B x 512k x 1 SDRAM Ordering Code Package Description
Pin Names CLK CKE CS RAS CAS WE A0 - A10 A11 (BS) Clock Input Clock Enable Chip Select Row Address Strobe Column Address Strobe Write Enable Address Inputs Bank Select DQ DQM, LDQM, UDQM Data Input /Output Data Mask Power (+ 3.3 V) Ground Power for DQ's (+ 3.3 V) Ground for DQ's Not connected
VDD VSS VDDQ VSSQ
NC
Semiconductor Group
2
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
VDD N.C. VSSQ DQ0 VDDQ N.C. VSSQ DQ1 VDDQ N.C. N.C. WE CAS RAS CS A11 A10 A0 A1 A2 A3 VDD
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23
SPP03401
VSS N.C. VSSQ DQ3 VDDQ N.C. VSSQ DQ2 VDDQ N.C. N.C. DQM CLK CKE N.C. A9 A8 A7 A6 A5 A4 VSS
VDD DQ0 VSSQ DQ1 VDDQ DQ2 VSSQ DQ3 VDDQ N.C. N.C. WE CAS RAS CS A11 A10 A0 A1 A2 A3 VDD
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23
SPP03402
VSS DQ7 VSSQ DQ6 VDDQ DQ5 VSSQ DQ4 VDDQ N.C. N.C. DQM CLK CKE N.C. A9 A8 A7 A6 A5 A4 VSS
VDD DQ0 DQ1 VSSQ DQ2 DQ3 VDDQ DQ4 DQ5 VSSQ DQ6 DQ7 VDDQ LDQM WE CAS RAS CS A11 A10 A0 A1 A2 A3 VDD
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26
SPP03403
VSS DQ15 DQ14 VSSQ DQ13 DQ12 VDDQ DQ11 DQ10 VSSQ DQ9 DQ8 VDDQ N.C. UDQM CLK CKE N.C. A9 A8 A7 A6 A5 A4 VSS
Pin Configuration
Semiconductor Group
3
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
Signal Pin Description Pin CLK CKE Type Input Input Signal Polarity Function Pulse Level Positive The system clock input. All of the SDRAM inputs are sampled on Edge the rising edge of the clock. Active High Active Low Activates the CLK signal when high and deactivates the CLK signal when low, thereby inititiates either the Power Down mode, Suspend mode or the Self Refresh mode. CS enables the command decoder when low and disables the command decoder when high. When the command decoder is disabled, new commands are ignored but previous operations continue. When sampled at the positive rising edge of the clock, CAS, RAS, and WE define the command to be executed by the SDRAM. During a Bank Activate command cycle, A0 - A10 defines the row address (RA0 - RA10) when sampled at the rising clock edge. During a Read or Write command cycle, A0 - A9 defines the column address (CA0 - CAn) when sampled at the rising clock edge. CAn depends from the SDRAM organisation. 4M x 4 SDRAM CAn = CA9 2M x 8 SDRAM CAn = CA8 1M x 16 SDRAM CAn = CA7 In addition to the column address, A10 is used to invoke autoprecharge operation at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and A11 defines the bank to be precharged (low = bank A, high = bank B). If A10 is low, autoprecharge is disabled. During a Precharge command cycle, A10 is used in conjunction with A11 to control which bank(s) to precharge. If A10 is high, both bank A and bank B will be precharged regardless of the state of A11. If A10 is low, then A11 is used to define which bank to precharge. Selects which bank is to be active. A11 low selects bank A and A11 high selects bank B. Data Input/Output pins operate in the same manner as on conventional DRAMs. The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the write operation if DQM is high.
CS
Input
Pulse
RAS CAS WE A0 A10
Input
Pulse
Active Low -
Input
Level
A11 (BS) DQx
Input
Level
- - Active High
Input Level Output Pulse
DQM, Input LDQM, UDQM
Semiconductor Group
4
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
Signal Pin Description (cont'd) Pin Type Signal Polarity Function - - Power and ground for the input buffers and the core logic. Isolated power supply and ground for the output buffers to provide improved noise immunity.
VDD VSS VDDQ VSSQ
Supply - Supply -
CKE
CKE Buffer Self Refresh Clock Row Decoder 2048 Row Address Counter Bank A Row/Column Select 11 1024 4 Sense Amplifiers Column Decoder and DQ Gate 8 2048 x 1024 Memory Bank A
CLK
CLK Buffer
Predecode A
8 12 11 Mode Register 8 3 Sequential Control Bank B
Data Input/Output Buffers
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 (BS) CS
Address Buffers (12)
12
3
Sequential Control Bank A
Data Latches DQ0 DQ1 DQ2 DQ3
CS Buffer
Data Latches 8
Command Decoder
RAS
RAS Buffer
11
Predecode B Column Decoder and DQ Gate Bank B Row/Column Sense Amplifiers 1024 Memory Bank B 2048 x 1024 2048 SPB02835
CAS
CAS Buffer
Select
WE WE Buffer
DQM
DQM Buffer
Row Decoder
Block Diagram for HYB 39S16400CT (2 banks x 2 M x 4 SDRAM)
Semiconductor Group
5
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
CKE
CKE Buffer Self Refresh Clock Row Decoder 2048 Row Address Counter Bank A Row/Column Select 11 8 512 8 Sense Amplifiers 8 Predecode A Column Decoder and DQ Gate 8 2048 x 512 Memory Bank A
CLK
CLK Buffer
8 12 11 Mode Register 8 3 Sequential Control Bank B 8 Data Latches 8 Predecode B 8 Bank B Row/Column Select Column Decoder and DQ Gate Sense Amplifiers 8 512 Memory Bank B 2048 x 512 2048
CS
CS Buffer
Command Decoder
RAS
RAS Buffer
11
CAS
CAS Buffer
WE
WE Buffer
DQM
DQM Buffer
Row Decoder
Data Input/Output Buffers
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 (BS)
Address Buffers (12)
12
3
Sequential Control Bank A
8 Data Latches DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7
SPB02836
Block Diagram for HYB 39S16800CT (2 banks x 1 M x 8 SDRAM)
Semiconductor Group
6
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
CKE
CKE Buffer Self Refresh Clock Row Decoder Bank A Row/Column Select 11 2048 16 2048 x 256 Memory Bank A 256
16
Row Address Counter CLK CLK Buffer
Sense Amplifiers 16 Column Decoder and DQ Gate 8 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15
Predecode A
8 12 11 Mode Register 8 3 Sequential Control Bank B 16 Data Latches 8 Predecode B 16 Bank B Row/Column Select Column Decoder and DQ Gate Sense Amplifiers 16 256
CS
CS Buffer
Command Decoder
RAS
RAS Buffer
11
CAS
CAS Buffer
WE
WE Buffer
UDQM
DQM Buffer
Row Decoder 2048
Memory Bank B 2048 x 256
LDQM
DQM Buffer
Data Input/Output Buffers
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 (BS)
Address Buffers (12)
12
3
Sequential Control Bank A
16 Data Latches
SPB02837
Block Diagram for HYB 39S16160CT (2 banks x 512k x 16 SDRAM)
Semiconductor Group
7
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
Operation Definition All of SDRAM operations are defined by states of control signals CS, RAS, CAS, WE, and DQM at the positive edge of the clock. The following list shows the most important operation commands. Operation Standby, Ignore RAS, CAS, WE and Address Row Address Strobe and Activating a Bank Column Address Strobe and Read Command Column Address Strobe and Write Command Precharge Command Burst Stop Command Self Refresh Entry Mode Register Set Command Write Enable/Output Enable Write Inhibit/Output Disable No Operation (NOP) Mode Register For application flexibility, a CAS latency, a burst length, and a burst sequence can be programmed in the SDRAM mode register. The mode set operation must be done before any activate command after the initial power up. Any content of the mode register can be altered by reexecuting the mode set command. Both banks must be in precharged state and CKE must be high at least one clock before the mode set operation. After the mode register is set, a Standby or NOP command is required. Low signals of RAS, CAS, and WE at the positive edge of the clock activate the mode set operation. Address input data at this timing defines parameters to be set as shown in the following table. CS H L L L L L L L X X L RAS X L H H L H L L X X H CAS X H L L H H L L X X H WE X H H L L L H L X X H (L/U)DQM X X X X X X X X L H X
Semiconductor Group
8
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
BS
A10
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
Address Bus (Ax)
Operation Mode
CAS Latency
BT
Burst Length
Mode Register (Mx)
Operation Mode M11 M10 M9 0 X 0 X 0 1 M8 0 0 M7 0 0 Mode Normal Multiple Burst with Single Write
Burst Type M3 0 1 Type Sequential Interleave
Burst Length CAS Latency M6 0 0 0 0 1 1 1 1 M5 0 0 1 1 0 0 1 1 M4 0 1 0 1 0 1 0 1 Latency Reserve 1 2 3 Reserve Reserve Reserve Reserve 0 0 0 0 1 1 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 Length M2 M1 M0 Sequential 1 2 4 8 Reserve Reserve Reserve Full Page
*)
Interleave 1 2 4 8 Reserve Reserve Reserve Reserve
*)
optional
Sequential Burst Addressing 0 1 2 3 4 5 6 7 1 2 3 4 5 6 7 0 2 3 4 5 6 7 0 1 3 4 5 6 7 0 1 2 4 5 6 7 0 1 2 3 5 6 7 0 1 2 3 4 6 7 0 1 2 3 4 5 7 0 1 2 3 4 5 6 0 1 2 3 4 5 6 7
Interleave Burst Addressing 1 0 3 2 5 4 7 6 2 3 0 1 6 7 4 5 3 2 1 0 7 6 5 4 4 5 6 7 0 1 2 3 5 4 7 6 1 0 3 2 6 7 4 5 2 3 0 1 7 6 5 4 3 2 1 0
SPD03138
Address Input for Mode Set (Mode Register Operation)
Semiconductor Group
9
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
Read and Write Access Mode When RAS is low and both CAS and WE are high at the positive edge of the clock, a RAS cycle starts. According to address data, a word line of the selected bank is activated and all of sense amplifiers associated to the word line are fired. A CAS cycle is triggered by setting RAS high and CAS low at a clock timing after a necessary delay, tRCD, from the RAS timing. WE is used to define either a read (WE = H) or a write (WE = L) at this stage. SDRAM provides a wide variety of fast access modes. In a single CAS cycle, serial data read or write operations are allowed at up to a 125 MHz data rate. The numbers of serial data bits are the burst length programmed at the mode set operation, i.e., one of 1, 2, 4, 8 and full page, where full page is an optional feature in this device. Column addresses are segmented by the burst length and serial data accesses are done within this boundary. The first column address to be accessed is supplied at the CAS timing and the subsequent addresses are generated automatically by the programmed burst length and its sequence. For example, in a burst length of 8 with interleave sequence, if the first address is `2', then the rest of the burst sequence is 3, 0, 1, 6, 7, 4, and 5 . Full page burst operation is only possible using the sequential burst type and page length is a function of the I/O organisation and column addressing. Full page burst operation do not self terminate once the burst length has been reached. In other words, unlike burst length of 2, 3 or 8, full page burst continues until it is terminated using another command. Similar to the page mode of conventional DRAM's, burst read or write accesses on any column address are possible once the RAS cycle latches sense amplifiers. The maximum tRAS or the refresh interval time limits the number of random column accesses. A new burst access can be done even before the previous burst ends. The interrupt operation at every clock cycles is supported. When the previous burst is interrupted, the remaining addresses are overridden by the new address with the full burst length. An interrupt which accompanies with an operation change from a read to a write is possible by exploiting DQM to avoid bus contention. When two banks are activated sequentially, interleaved bank read or write operations are possible. With the programmed burst length, alternate access and precharge operations on two banks can realize fast serial data access modes among many different pages. Once two banks are activated, column to column interleave operation can be done between two different pages. Refresh Mode SDRAM has two refresh modes, a CAS-before-RAS (CBR) automatic refresh and a self refresh. All of banks must be precharged before applying any refresh mode. An on-chip address counter increments the word and the bank addresses and no bank information is required for both refresh modes. The chip enters the automatic refresh mode, when RAS and CAS are held low and CKE and WE are held high at a clock timing. The mode restores word line after the refresh and no external precharge command is necessary. A minimum tRC time is required between two automatic refreshes in a burst refresh mode. The same rule applies to any access command after the automatic refresh operation. The chip has an on-chip timer and the self refresh mode is available. It enters the mode when RAS, CAS, and CKE are low and WE is high at a clock timing. All of external control signals including the clock are disabled. Returning CKE to high enables the clock and initiates the refresh exit operation. After the exit command, at least one tRC delay is required prior to any access command.
Semiconductor Group
10
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
DQM Function DQM has two functions for data I/O read write operations. During reads, when it turns to high at a clock timing, data outputs are disabled and become high impedance after two clock delay (DQM Data Disable Latency tDQZ). It also provides a data mask function for writes. When DQM is activated, the write operation at the next clock is prohibited (DQM Write Mask Latency tDQW = zero clocks). Suspend Mode During normal access mode, CKE is held high and CLK is enabled. When CKE is low, it freezes the internal clock and extends data read and write operations. One clock delay is required for mode entry and exit (Clock Suspend Latency tCSL). Power Down In order to reduce standby power consumption, a power down mode is available. Bringing CKE low enters the power down mode and all of receiver circuits are gated. All banks must be precharged before entering this mode. One clock delay is required for mode entry and exit. The Power Down mode does not perform any refresh operation. Auto Precharge Two methods are available to precharge SDRAMs. In an automatic precharge mode, the CAS timing accepts one extra address, CA10, to determine whether the chip restores or not after the operation. If CA10 is high when a Read Command is issued, the Read with Auto Precharge function is initiated. The SDRAM automatically enters the precharge operation one clock before the last data out for CAS latency 2 amd two clocks for CAS latency 3. If CAS10 is high when a Write Command is issued, the Write with Auto Precharge function is initiated. The SDRAM automatically enters the precharge operation one clock delay form the last data-in for CAS latencies of 1 and 2 and two clocks for CAS latencies of 3. This delay is referenced as tDPL . Precharge Command If CA10 is low, the chip needs another way to precharge. In this mode, a separate precharge command is necessary. When RAS and WE are low and CAS is high at a clock timing, it triggers the precharge operation. Two address bits, A10 and A11, are used to define banks as shown in the following list. The precharge command may be applied coincident with the last of burst reads for CAS Latency = 1 and with the second to the last read data for CAS Latencies = 2 & 3. Writes require a time tWR from the last burst data to apply the precharge command. Bank Selection by Address Bits A10 Bank A only Bank B only Both A and B Low Low High A11 Low High Don't Care
Semiconductor Group
11
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
Burst Termination Once a burst read or write operation has been initiated, there are several methods in which to terminate the burst operation prematurely. These methods include using another Read or Write Command to interrupt an existing burst operation, use a Precharge Command to interrupt a burst cycle and close the active bank, or using the Burst Stop Command to terminate the existing burst operation but leave the bank open for future Read or Write Commands to the same page of the active bank. When interrupting a burst with another Read or Write Command care must be taken to avoid DQ contention. The Burst Stop Command, however, has the fewest restrictions making it the easiest method to use when terminating a burst operation before it has been completed. If a Burst Stop command is issued during a burst write operation, then any residual data from the burst write cycle will be ignored. Data that is presented on the DQ pins before the Burst Stop Command is registered will be written to the memory. Power Up Procedure All VDD and VDDQ must reach the specified voltage no later than any of input signal voltages. An initial pause of 200 sec is required after power on. All banks have to be precharged and a minimum of 8 auto refresh cycles are required prior to the mode register set operation.
Semiconductor Group
12
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
Absolute Maximum Ratings Operating temperature range ........................................................................................ 0 to + 70 C Storage temperature range.................................................................................... - 55 to + 150 C Input/output voltage .......................................................................... - 0.5 to min (VCC + 0.5, 4.6) V Power supply voltage VDD / VDDQ ............................................................................. - 1.0 to + 4.6 V Power Dissipation ....................................................................................................................... 1 W Data out current (short circuit) ................................................................................................ 50 mA
Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage of the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Recommended Operation and Characteristics for LV-TTL Versions TA = 0 to 70 C; VSS = 0 V; VDD,VDDQ = 3.3 V 0.3 V Parameter Input high voltage Input low voltage Output high voltage (IOUT = - 2.0 mA) Output low voltage (IOUT = 2.0 mA) Input leakage current, any input (0 V < VIN < VDDQ, all other inputs = 0 V) Output leakage current (DQ is disabled, 0 V < VOUT < VCC) Symbol min. Limit Values max. 2.0 - 0.3 2.4 - -5 -5 Unit Notes V V V V A A
1, 2, 3 1, 2, 3 3 3
VIH VIL VOH VOL II(L) IO(L)
VCC + 0.3
0.8 - 0.4 5 5
Notes 1. All voltages are referenced to VSS. 2. VIH may overshoot to VCC + 2.0 V for pulse width of < 4 ns with 3.3 V. VIL may undershoot to -2.0 V for pulse width < 4.0 ns with 3.3 V. Pulse width measured at 50% points with amplitude measured peak to DC reference.
Capacitance TA = 0 to 70 C; VDD = 3.3 V 0.3 V, f = 1 MHz Parameter Input capacitance (CLK) Symbol min. Values max. 4.0 5.0 pF pF 2.5 2.5 Unit
CI1
Input capacitance CI2 (A0 - A12, BA0, BA1, RAS, CAS, WE, CS, CKE, DQM, UDQM, LDQM)) Input/Output capacitance (DQ)
CIO
13
4.0
6.5
pF
Semiconductor Group
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
Operating Currents TA = 0 to 70 oC, VCC = 3.3 V 0.3 V (Recommended Operating Conditions unless otherwise noted) Parameter Operating current Symbol Test Condition CAS -8 -10 Unit Note Latency max. max. 2 3 100 115 80 90 mA mA
1, 2
ICC1
Burst Length = 4 tRC tRC(MIN., tCK tCK(MIN.), IO = 0 mA 2 bank interleave operation CKE VIL(MAX.), tCK tCK(MIN.) CKE VIL(MAX.), tCK = infinite
Precharge ICC2P Standby current in I CC2PS power down mode Precharge standby ICC2N current in nonpower down mode
- -
2 1 15
2 1 15
mA mA mA CS= High
CKE VIH(MIN.), tCK tCK(MIN.) - input signals changed once in 3 cycles CKE VIH(MIN.), tCK = infinite, input signals are stable CKE VIL(MAX)., tCK tCK(MIN.) - -
ICC2NS
Active standby current in power down mode
5 3 2 25
5 3 2 25
mA mA mA mA CS= High,
1
ICC3P ICC3PS
CKE VIL(MAX.), tCK = infinite, - input signals are stable CKE VIH(MIN.), tCK tCK(MIN.), changed once in 3 cycles CKE VIH(MIN.), tCK = infinite, input signals are stable Burst Length = full page tRC = infinite tCK tCK(MIN.), IO = 0 mA 2 banks activated -
Active standby ICC3N current in nonpower down mode
ICC3NS
-
15
15
mA
Burst operating current
ICC4
2 3
60 70
50 60
mA
1, 2
Auto (CBR) refresh ICC5 current Self refresh
tRC tRC(MIN.)
CKE 0.2 V
2 3
60 70 1
50 60 1
mA mA mA
1, 2
ICC6
1, 2
Notes 1. The specified values are valid when addresses are changed no more than three times during tRC(MIN.) and when No Operation commands are registered on every rising clock edge during tRC(MIN). 2. The specified values are valid when data inputs (DQ's) are stable during tRC(MIN.).
Semiconductor Group
14
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
AC Characteristics 1, 2, 3 TA = 0 to 70 C; VSS = 0 V; VCC = 3.3 V 0.3 V, tT = 1 ns Parameter Symbol -8 min. Clock and Clock Enable Clock cycle time CAS Latency = 3 tCK CAS Latency = 2 Clock frequency CAS Latency = 3 tCK CAS Latency = 2 Access time from clock CAS Latency = 3 tAC CAS Latency = 2 Clock High Pulse width Clock Low Pulse width Transition time Setup and Hold Times Input Setup time Input Hold time CKE Setup time CKE Hold time Mode Register Setup time Power Down Mode Entry time Common Parameters Row to Column delay time Row Precharge time Row Active time Row Cycle time Activate (a) to Activate (b) Command period CAS (a) to CAS (b) Command period - - 3 3 0.5 6 6 - - 10 - - 3 3 0.5 7 8 - - 10 ns ns ns ns ns
2, 4
Limit Values -10 min. max.
Unit
Note
max.
8 10 - -
- - 125 100
10 15 - -
- - 100 66
ns ns MHz MHz
tCH tCL tT
tIS tIH tCKS tCKH tRSC tSB
2 1 2 1 16 0
- - - - - 8
2.5 1 2.5 1 20 0
- - - - - 10
ns ns ns ns ns ns
5 5 5 5
tRCD tRP tRAS tRC tRRD tCCD
20 20 50 70 16 1
- - 100k - - -
30 30 60 90 20 1
- - 100k - - -
ns ns ns ns ns CLK
Semiconductor Group
15
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
AC Characteristics (cont'd) 1, 2, 3 TA = 0 to 70 C; VSS = 0 V; VCC = 3.3 V 0.3 V, tT = 1 ns Parameter Symbol -8 min. Refresh Cycle Refresh period (4096 cycles) Self Refresh Exit time Read Cycle Data Out Hold time Data Out to Low Impedance time Data Out to High Impedance time DQM Data Out Disable latency Write Cycle Write Recovery time DQM Write Mask latency Write latency max. min. Limit Values -10 max. Unit Note
tREF tSREX
- 10
64 -
- 10
64 -
ms ns
tOH tLZ tHZ tDQZ
3 0 3 -
- - 8 2
3 0 3 -
- - 10 2
ns ns ns CLK
2
8
tWR tDQW tWL
2 0 0
- - -
2 0 0
- - -
CLK CLK CLK
Frequency vs. AC Parameter Relationship Table -8-parts CL 125 MHz 100 MHz -10-parts CL 100 MHz 83 MHz 3 2 3 2
tRC
9 7
tRAS
6 5
tRP
3 2
tRRD
2 2
tRCD
3 2
tCCD
1 1
WL 0 0 WL 0 0
tWR
2 2
tRC
8 6
tRAS
6 5
tRP
3 2
tRRD
2 2
tRCD
3 2
tCCD
1 1
tWR
2 2
Semiconductor Group
16
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
Notes for AC Parameters 1. For proper power-up see the operation section of this data sheet. 2. AC timing tests for LV-TTL versions have VIL = 0.4 V and VIH = 2.4 V with the timing referenced to the 1.5 V crossover point. The transition time is measured between VIH and VIL. All AC measurements assume tT = 1 ns with the AC output load circuit shown in figure below. Specified tAC and tOH parameters are measured with a 50 pF only, without any resistive termination and with a input signal of 1V/ s edge rate between 0.8 V and 2.0 V.
t CH
CLOCK 2.4 V 0.4 V
t CL t SETUP
INPUT
tT
t HOLD
1.4 V
t AC t LZ
OUTPUT
t AC t OH
1.4 V
I/O 50 pF
Measurement conditions for tAC and tOH
t HZ
SPT03404
3. If clock rising time is longer than 1 ns, a time (tT/2 - 0.5) ns has to be added to this parameter. 4. If tT is longer than 1 ns, a time (tT -1) ns has to be added to this parameter. 5. These parameter account for the number of clock cycle and depend on the operating frequency of the clock, as follows: the number of clock cycle = specified value of timing period (counted in fractions as a whole number) Self Refresh Exit is a synchronous operation and begins on the 2nd positive clock edge after CKE returns high. Self Refresh Exit is not complete until a time period equal to tRC is satisfied once the Self Refresh Exit command is registered.
Semiconductor Group
17
1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
Package Outlines Plastic Package P-TSOPII-44 (400 mil, 0.8 mm lead pitch) Thin Small Outline Package, SMD
0.1 0.05
10.05
155
10.160.13 2)
0.15 +0.06 -0.03
0.8 155 0.35 +0.1 -0.05
3)
0.5 0.1 11.76 0.2
21x 0.8 = 16.8
0.1 44x 0.2 M 44x
44
23
6 max
1 2.5 max 18.41 0.13 1) Index Marking
1) 2)
22
GPX05941
Does not include plastic or metal protrusion of 0.15 max per side Does not include plastic protrusion of 0.25 max per side 3) Does not include dambar protrusion of 0.13 max per side
Sorts of Packing Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device Semiconductor Group 18
Dimensions in mm 1998-10-01
HYB 39S16400/800/160CT-8/-10 16 MBit Synchronous DRAM
Plastic Package P-TSOPII-50 (400 mil, 0.8 mm lead pitch) Thin Small Outline Package, SMD
0.1 0.05 1 0.05 1.2 max.
10.16 0.13
0.8 0.4 + 0.05 - 0.1 0.2
M
0.5 0.1 11.76 0.2 50x 0.1
50
26
1
20.95 0.131)
25
GPX05956
Index Marking 1) Does not include plastic or metal protrusion of 0.25 max. per side
Sorts of Packing Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device Semiconductor Group 19
0.0 0.15 +0.0 6 -
3
Dimensions in mm 1998-10-01


▲Up To Search▲   

 
Price & Availability of HYB39S16800CT-8

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X